Share

Low-Power High-Speed ADCs for Nanometer CMOS Integration

Download Low-Power High-Speed ADCs for Nanometer CMOS Integration PDF Online Free

Author :
Release : 2008-07-15
Genre : Technology & Engineering
Kind : eBook
Book Rating : 501/5 ( reviews)

GET EBOOK


Book Synopsis Low-Power High-Speed ADCs for Nanometer CMOS Integration by : Zhiheng Cao

Download or read book Low-Power High-Speed ADCs for Nanometer CMOS Integration written by Zhiheng Cao. This book was released on 2008-07-15. Available in PDF, EPUB and Kindle. Book excerpt: Low-Power High-Speed ADCs for Nanometer CMOS Integration is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power consumption for a given speed and resolution than previous designs, through architectural and circuit innovations that take advantage of unique features of nanometer CMOS processes. A phase lock loop (PLL) clock multiplier has also been designed using new circuit techniques and successfully tested. 1) A 1.2V, 52mW, 210MS/s 10-bit two-step ADC in 130nm CMOS occupying 0.38mm2. Using offset canceling comparators and capacitor networks implemented with small value interconnect capacitors to replace resistor ladder/multiplexer in conventional sub-ranging ADCs, it achieves 74dB SFDR for 10MHz and 71dB SFDR for 100MHz input. 2) A 32mW, 1.25GS/s 6-bit ADC with 2.5GHz internal clock in 130nm CMOS. A new type of architecture that combines flash and SAR enables the lowest power consumption, 6-bit >1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash. 3) A 0.4ps-rms-jitter (integrated from 3kHz to 300MHz offset for >2.5GHz) 1-3GHz tunable, phase-noise programmable clock-multiplier PLL for generating sampling clock to the SAR ADC. A new loop filter structure enables phase error preamplification to lower PLL in-band noise without increasing loop filter capacitor size.

High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications

Download High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications PDF Online Free

Author :
Release : 2017-08-01
Genre : Technology & Engineering
Kind : eBook
Book Rating : 126/5 ( reviews)

GET EBOOK


Book Synopsis High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications by : Weitao Li

Download or read book High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications written by Weitao Li. This book was released on 2017-08-01. Available in PDF, EPUB and Kindle. Book excerpt: This book is a step-by-step tutorial on how to design a low-power, high-resolution (not less than 12 bit), and high-speed (not less than 200 MSps) integrated CMOS analog-to-digital (AD) converter, to respond to the challenge from the rapid growth of IoT. The discussion includes design techniques on both the system level and the circuit block level. In the architecture level, the power-efficient pipelined AD converter, the hybrid AD converter and the time-interleaved AD converter are described. In the circuit block level, the reference voltage buffer, the opamp, the comparator, and the calibration are presented. Readers designing low-power and high-performance AD converters won’t want to miss this invaluable reference. Provides an in-depth introduction to the newest design techniques for the power-efficient, high-resolution (not less than 12 bit), and high-speed (not less than 200 MSps) AD converter; Presents three types of power-efficient architectures of the high-resolution and high-speed AD converter; Discusses the relevant circuit blocks (i.e., the reference voltage buffer, the opamp, and the comparator) in two aspects, relaxing the requirements and improving the performance.

High-speed Low-power CMOS Flash Analog-to-digital Converter for Wideband Communication System-on-a-chip

Download High-speed Low-power CMOS Flash Analog-to-digital Converter for Wideband Communication System-on-a-chip PDF Online Free

Author :
Release : 2007
Genre : Analog CMOS integrated circuits
Kind : eBook
Book Rating : /5 ( reviews)

GET EBOOK


Book Synopsis High-speed Low-power CMOS Flash Analog-to-digital Converter for Wideband Communication System-on-a-chip by : Mingzhen Wang

Download or read book High-speed Low-power CMOS Flash Analog-to-digital Converter for Wideband Communication System-on-a-chip written by Mingzhen Wang. This book was released on 2007. Available in PDF, EPUB and Kindle. Book excerpt: With higher-level integration driven by increasingly complex digital systems and downscaling CMOS processes available, system-on-a-chip (SoC) is an emerging technology of low power, high cost effectiveness and high reliability and is exceedingly attractive for applications in high-speed data conversion wireless and wideband communication systems. This research presents a novel ADC comparator design methodology; the speed and performance of which is not restricted by the supply voltage reduction and device linearity deterioration in scaling-down CMOS processes. By developing a dynamic offset suppression technique and a circuit optimization method, the comparator can achieve a 3 dB frequency of 2 GHz in 130 nanometer (nm) CMOS process. Combining this new comparator design and a proposed pipelined thermometer-Gray- binary encoder designed by the DCVSPG logic, a high-speed, low-voltage clocked-digital- comparator (CDC) pipelined CMOS flash ADC architecture is proposed for wideband communication SoC. This architecture has advantages of small silicon area, low power, and low cost. Three CDC-based pipelined CMOS flash ADCs were implemented in 130 nm CMOS process and their experimental results are reported: 1. 4-b, 2.5-GSPS ADC: SFDR of 21.48-dB, SNDR of 15.99-dB, ENOB of 2.4-b, ERBW of 1-GHz, power of 7.9-mW, and area of 0.022-mm2. 2. 4-b, 4-GSPS ADC: SFDR of 25-dB, SNDR of 18.6-dB, ENOB of 2.8-b, ERBW of 2-GHz, power of 11-mW. 3. 6-b, 4-GSPS ADC: SFDR of 48-dB at a signal frequency of 11.72-MHz, SNDR of 34.43-dB, ENOB of 5.4-b, power of 28-mW. An application of the proposed CDC-based pipelined CMOS flash ADC is 1-GHz bandwidth, 2.5-GSPS digital receiver on a chip. To verify the performance of the receiver, a mixed-signal block-level simulation and verification flow was built in Cadence AMS integrated platform. The verification results of the digital receiver using a 4-b 2.5-GSPS CDC-based pipelined CMOS ADC, a 256-point, 12-point kernel function FFT and a frequency detection logic show that two tone signals up to 1125 MHz can be detected and discriminated. A notable contribution of this research is that the proposed ADC architecture and the comparator design with dynamic offset suppression and optimization are extremely suitable for future VDSM CMOS processes and make “all-digital” receiver SoC design practical.

Omnidirectional Inductive Powering for Biomedical Implants

Download Omnidirectional Inductive Powering for Biomedical Implants PDF Online Free

Author :
Release : 2008-10-14
Genre : Technology & Engineering
Kind : eBook
Book Rating : 757/5 ( reviews)

GET EBOOK


Book Synopsis Omnidirectional Inductive Powering for Biomedical Implants by : Bert Lenaerts

Download or read book Omnidirectional Inductive Powering for Biomedical Implants written by Bert Lenaerts. This book was released on 2008-10-14. Available in PDF, EPUB and Kindle. Book excerpt: Omnidirectional Inductive Powering for Biomedical Implants investigates the feasibility of inductive powering for capsule endoscopy and freely moving systems in general. The main challenge is the random position and orientation of the power receiving system with respect to the emitting magnetic field. Where classic inductive powering assumes a predictable or fixed alignment of the respective coils, the remote system is now free to adopt just any orientation while still maintaining full power capabilities. Before elaborating on different approaches towards omnidirectional powering, the design and optimisation of a general inductive power link is discussed in all its aspects. Special attention is paid to the interaction of the inductive power link with the patient’s body. Putting theory into practice, the implementation of an inductive power link for a capsule endoscope is included in a separate chapter.

Signal Digitization and Reconstruction in Digital Radios

Download Signal Digitization and Reconstruction in Digital Radios PDF Online Free

Author :
Release : 2018-12-31
Genre : Technology & Engineering
Kind : eBook
Book Rating : 016/5 ( reviews)

GET EBOOK


Book Synopsis Signal Digitization and Reconstruction in Digital Radios by : Yefim Poberezhskiy

Download or read book Signal Digitization and Reconstruction in Digital Radios written by Yefim Poberezhskiy. This book was released on 2018-12-31. Available in PDF, EPUB and Kindle. Book excerpt: This comprehensive resource provides the latest information on digitization and reconstruction (D&R) of analog signals in digital radios. Readers learn how to conduct comprehensive analysis, concisely describe the major signal processing procedures carried out in the radios, and demonstrate the dependence of these procedures on the quality of D&R. The book presents and analyzes the most promising and theoretically sound ways to improve the characteristics of D&R circuits and illustrate the influence of these improvements on the capabilities of digital radios. The book is intended to bridge the gap that exists between theorists and practical engineers developing D&R techniques by introducing new signal transmission and reception methods that can effectively utilize the unique capabilities offered by novel digitization and reconstruction techniques.

You may also like...