Share

High Speed and Wide Bandwidth Delta-Sigma ADCs

Download High Speed and Wide Bandwidth Delta-Sigma ADCs PDF Online Free

Author :
Release : 2014-05-27
Genre : Technology & Engineering
Kind : eBook
Book Rating : 401/5 ( reviews)

GET EBOOK


Book Synopsis High Speed and Wide Bandwidth Delta-Sigma ADCs by : Muhammed Bolatkale

Download or read book High Speed and Wide Bandwidth Delta-Sigma ADCs written by Muhammed Bolatkale. This book was released on 2014-05-27. Available in PDF, EPUB and Kindle. Book excerpt: This book describes techniques for realizing wide bandwidth (125MHz) over-sampled analog-to-digital converters (ADCs) in nano meter-CMOS processes. The authors offer a clear and complete picture of system level challenges and practical design solutions in high-speed Delta-Sigma modulators. Readers will be enabled to implement ADCs as continuous-time delta-sigma (CT∆Σ) modulators, offering simple resistive inputs, which do not require the use of power-hungry input buffers, as well as offering inherent anti-aliasing, which simplifies system integration. The authors focus on the design of high speed and wide-bandwidth ΔΣMs that make a step in bandwidth range which was previously only possible with Nyquist converters. More specifically, this book describes the stability, power efficiency and linearity limits of ΔΣMs, aiming at a GHz sampling frequency.

High Speed and Wide Bandwidth Delta-sigma ADCs

Download High Speed and Wide Bandwidth Delta-sigma ADCs PDF Online Free

Author :
Release : 2013
Genre :
Kind : eBook
Book Rating : 772/5 ( reviews)

GET EBOOK


Book Synopsis High Speed and Wide Bandwidth Delta-sigma ADCs by : Muhammed Bolatkale

Download or read book High Speed and Wide Bandwidth Delta-sigma ADCs written by Muhammed Bolatkale. This book was released on 2013. Available in PDF, EPUB and Kindle. Book excerpt:

Design Techniques for Wideband Low-power Delta-Sigma Analog-to-digital Converters

Download Design Techniques for Wideband Low-power Delta-Sigma Analog-to-digital Converters PDF Online Free

Author :
Release : 2010
Genre : Analog-to-digital converters
Kind : eBook
Book Rating : /5 ( reviews)

GET EBOOK


Book Synopsis Design Techniques for Wideband Low-power Delta-Sigma Analog-to-digital Converters by : Yan Wang

Download or read book Design Techniques for Wideband Low-power Delta-Sigma Analog-to-digital Converters written by Yan Wang. This book was released on 2010. Available in PDF, EPUB and Kindle. Book excerpt: Delta-Sigma analog-to-digital converters (ADCs) are traditionally used in high quality audio systems, instrumentation and measurement (I&M) and biomedical devices. With the continued downscaling of CMOS technology, they are becoming popular in wideband applications such as wireless and wired communication systems,high-definition television and radar systems. There are two general realizations of a [Delta-Sigma] modulator. One is based on the discrete-time (DT) switched-capacitor (SC) circuitry and the other employs continuous-time (CT) circuitry. Compared to a CT structure, the DT [Delta-Sigma] ADC is easier to analyze and design, is more robust to process variations and jitter noise, and is more flexible in the multi-mode applications. On the other hand, the CT [Delta-Sigma] ADC does not suffer from the strict settling accuracy requirement for the loop filter and thus can achieve lower power dissipation and higher sampling frequency than its DT counterpart. In this thesis, both DT and CT [Delta-Sigma] ADCs are investigated. Several design innovations, in both system-level and circuit-level, are proposed to achieve lower power consumption and wider signal bandwidth. For DT [Delta-Sigma] ADCs, a new dynamic-biasing scheme is proposed to reduce opamp bias current and the associated signal-dependent harmonic distortion is minimized by using the low-distortion architecture. The technique was verified in a 2.5MHz BW and 13bit dynamic range DT [Delta-Sigma] ADC. In addition, a second-order noise coupling technique is presented to save two integrators for the loop filter, and to achieve low power dissipation. Also, a direct-charge-transfer (DCT) technique is suggested to reduce the speed requirements of the adder, which is also preferable in wideband low-power applications. For CT [Delta-Sigma] ADCs, a wideband low power CT 2-2 MASH has been designed. High linearity performance was achieved by using a modified low-distortion technique, and the modulator achieves higher noise-shaping ability than the single stage structure due to the inter-stage gain. Also, the quantization noise leakage due to analog circuit non-idealities can be adaptively compensated by a designed digital calibration filter. Using a 90nm process, simulation of the modulator predicts a 12bit resolution within 20MHz BW and consumes only 25mW for analog circuitry. In addition, the noise-coupling technique is investigated and proposed for the design of CT [Delta-Sigma] ADCs and it is promising to achieve low power dissipation for wideband applications. Finally, the application of noise-coupling technique is extended and introduced to high-accuracy incremental data converters. Low power dissipation can be expected.

Continuous-Time Sigma-Delta A/D Conversion

Download Continuous-Time Sigma-Delta A/D Conversion PDF Online Free

Author :
Release : 2006-02-27
Genre : Technology & Engineering
Kind : eBook
Book Rating : 737/5 ( reviews)

GET EBOOK


Book Synopsis Continuous-Time Sigma-Delta A/D Conversion by : Friedel Gerfers

Download or read book Continuous-Time Sigma-Delta A/D Conversion written by Friedel Gerfers. This book was released on 2006-02-27. Available in PDF, EPUB and Kindle. Book excerpt: Sigma-delta A/D converters are a key building block in wireless and multimedia applications. This comprehensive book deals with all relevant aspects arising during the analysis, design and simulation of the now widespread continuous-time implementations of sigma-delta modulators. The results of several years of research by the authors in the field of CT sigma-delta modulators are covered, including the analysis and modeling of different CT modulator architectures, CT/DT loop filter synthesis, a detailed error analysis of all components, and possible compensation/correction schemes for the non-ideal behavior in CT sigma-delta modulators. Guidance for obtaining low-power consumption and several practical implementations are also presented. It is shown that all the proposed new theories, architectures and possible correction techniques have been confirmed by measurements on discrete or integrated circuits. Quantitative results are also provided, thus enabling prediction of the resulting accuracy.

High-speed Delta-sigma Data Converters for Next-generation Wireless Communication

Download High-speed Delta-sigma Data Converters for Next-generation Wireless Communication PDF Online Free

Author :
Release : 2014
Genre : Analog-to-digital converters
Kind : eBook
Book Rating : /5 ( reviews)

GET EBOOK


Book Synopsis High-speed Delta-sigma Data Converters for Next-generation Wireless Communication by : Sakkarapani Balagopal

Download or read book High-speed Delta-sigma Data Converters for Next-generation Wireless Communication written by Sakkarapani Balagopal. This book was released on 2014. Available in PDF, EPUB and Kindle. Book excerpt: "In recent years, Continuous-time Delta-Sigma(CT-[delta][sigma]) analog-to-digital converters (ADCs) have been extensively investigated for their use in wireless receivers to achieve conversion bandwidths greater than 15 MHz and higher resolution of 10 to 14 bits. This dissertation investigates the current state-of-the-art high-speed single-bit and multi-bit Continuous-time Delta-Sigma modulator (CT-[delta][sigma]M) designs and their limitations due to circuit non-idealities in achieving the performance required for next-generation wireless standards. Also, we presented complete architectural and circuit details of a high-speed single-bit and multi-bit CT-[delta][sigma]M operating at a sampling rate of 1.25 GSps and 640 MSps respectively (the highest reported sampling rate in a 0.13 [mu]m CMOS technology node) with measurement results. Further, we propose novel hybrid [delta][sigma] architecture with two-step quantizer to alleviate the bandwidth and resolution bottlenecks associated with the contemporary CT-[delta][sigma]M topologies. To facilitate the design with the proposed architecture, a robust systematic design method is introduced to determine the loop-filter coefficients by taking into account the non-ideal integrator response, such as the finite opamp gain and the presence of multiple parasitic poles and zeros. Further, comprehensive system-level simulation is presented to analyze the effect of two-step quantizer non-idealities such as the offset and gain error in the sub-ADCs, and the current mismatch between the MSB and LSB elements in the feedback DAC. The proposed novel architecture is demonstrated by designing a high-speed wideband 4th order CT-[delta][sigma] modulator prototype, employing a two-step quantizer with 5-bits resolution. The proposed modulator takes advantage of the combination of a high-resolution two-step quantization technique and an excess-loop delay (ELD) compensation of more than one clock cycle to achieve lower-power consumption (28 mW), higher dynamic range (>69 dB) with a wide conversion bandwidth (20 MHz), even at a lower sampling rate of 400 MHz. The proposed modulator achieves a Figure of Merit (FoM) of 340 fJ/level."--Boise State University ScholarWorks.

You may also like...