Share

A Nonstatistical Approach to the Reliability Assessment of Very Large Scale Integrated Circuits

Download A Nonstatistical Approach to the Reliability Assessment of Very Large Scale Integrated Circuits PDF Online Free

Author :
Release : 1987
Genre :
Kind : eBook
Book Rating : /5 ( reviews)

GET EBOOK


Book Synopsis A Nonstatistical Approach to the Reliability Assessment of Very Large Scale Integrated Circuits by : Michael James Satterfield

Download or read book A Nonstatistical Approach to the Reliability Assessment of Very Large Scale Integrated Circuits written by Michael James Satterfield. This book was released on 1987. Available in PDF, EPUB and Kindle. Book excerpt:

Rapid Reliability Assessment of VLSICs

Download Rapid Reliability Assessment of VLSICs PDF Online Free

Author :
Release : 2012-03-08
Genre : Technology & Engineering
Kind : eBook
Book Rating : 795/5 ( reviews)

GET EBOOK


Book Synopsis Rapid Reliability Assessment of VLSICs by : A.P. Dorey

Download or read book Rapid Reliability Assessment of VLSICs written by A.P. Dorey. This book was released on 2012-03-08. Available in PDF, EPUB and Kindle. Book excerpt: The increasing application of integrated circuits in situations where high reliability is needed places a requirement on the manufacturer to use methods of testing to eliminate devices that may fail on service. One possible approach that is described in this book is to make precise electrical measurements that may reveal those devices more likely to fail. The measurements assessed are of analog circuit parameters which, based on a knowledge of failure mechanisms, may indicate a future failure. . To incorporate these tests into the functional listing of very large scale integrated circuits consideration has to be given to the sensitivity of the tests where small numbers of devices may be defective in a complex circuit. In addition the tests ideally should require minimal extra test time. A range of tests has been evaluated and compared with simulation used to assess the sensitivity of the measurements. Other work in the field is fully referenced at the end of each chapter. The team at Lancaster responsible for this book wish to thank the Alvey directorate and SERe for the necessary support and encouragement to publish our results. We would also like to thank John Henderson, recently retired from the British Telecom Research Laboratories, for his cheerful and enthusiastic encouragement. Trevor Ingham, now in New Zealand, is thanked for his early work on the project.

Algorithms and methodologies for interconnect reliability analysis of integrated circuits

Download Algorithms and methodologies for interconnect reliability analysis of integrated circuits PDF Online Free

Author :
Release : 2017
Genre :
Kind : eBook
Book Rating : /5 ( reviews)

GET EBOOK


Book Synopsis Algorithms and methodologies for interconnect reliability analysis of integrated circuits by : Palkesh Jain

Download or read book Algorithms and methodologies for interconnect reliability analysis of integrated circuits written by Palkesh Jain. This book was released on 2017. Available in PDF, EPUB and Kindle. Book excerpt: The phenomenal progress of computing devices has been largely made possible by the sustained efforts of semiconductor industry in innovating techniques for extremely large-scale integration. Indeed, gigantically integrated circuits today contain multi-billion interconnects which enable the transistors to talk to each other -all in a space of few mm2. Such aggressively downscaled components (transistors and interconnects) silently suffer from increasing electric fields and impurities/defects during manufacturing. Compounded by the Gigahertz switching, the challenges of reliability and design integrity remains very much alive for chip designers, with Electro migration (EM) being the foremost interconnect reliability challenge. Traditionally, EM containment revolves around EM guidelines, generated at single-component level, whose non-compliance means that the component fails. Failure usually refers to deformation due to EM -manifested in form of resistance increase, which is unacceptable from circuit performance point of view. Subsequent aspects deal with correct-by-construct design of the chip followed by the signoff-verification of EM reliability. Interestingly, chip designs today have reached a dilemma point of reduced margin between the actual and reliably allowed current densities, versus, comparatively scarce system-failures. Consequently, this research is focused on improved algorithms and methodologies for interconnect reliability analysis enabling accurate and design-specific interpretation of EM events. In the first part, we present a new methodology for logic-IP (cell) internal EM verification: an inadequately attended area in the literature. Our SPICE-correlated model helps in evaluating the cell lifetime under any arbitrary reliability speciation, without generating additional data - unlike the traditional approaches. The model is apt for today's fab less eco-system, where there is a) increasing reuse of standard cells optimized for one market condition to another (e.g., wireless to automotive), as well as b) increasing 3rd party content on the chip requiring a rigorous sign-off. We present results from a 28nm production setup, demonstrating significant violations relaxation and flexibility to allow runtime level reliability retargeting. Subsequently, we focus on an important aspect of connecting the individual component-level failures to that of the system failure. We note that existing EM methodologies are based on serial reliability assumption, which deems the entire system to fail as soon as the first component in the system fails. With a highly redundant circuit topology, that of a clock grid, in perspective, we present algorithms for EM assessment, which allow us to incorporate and quantify the benefit from system redundancies. With the skew metric of clock-grid as a failure criterion, we demonstrate that unless such incorporations are done, chip lifetimes are underestimated by over 2x. This component-to-system reliability bridge is further extended through an extreme order statistics based approach, wherein, we demonstrate that system failures can be approximated by an asymptotic kth-component failure model, otherwise requiring costly Monte Carlo simulations. Using such approach, we can efficiently predict a system-criterion based time to failure within existing EDA frameworks. The last part of the research is related to incorporating the impact of global/local process variation on current densities as well as fundamental physical factors on EM. Through Hermite polynomial chaos based approach, we arrive at novel variations-aware current density models, which demonstrate significant margins (> 30 %) in EM lifetime when compared with the traditional worst case approach. The above research problems have been motivated by the decade-long work experience of the author dealing with reliability issues in industrial SoCs, first at Texas Instruments and later at Qualcomm.

Reliability Guidelines for the Procurement and Use of Large Scale Integrated Circuits

Download Reliability Guidelines for the Procurement and Use of Large Scale Integrated Circuits PDF Online Free

Author :
Release : 1970
Genre : Integrated circuits
Kind : eBook
Book Rating : /5 ( reviews)

GET EBOOK


Book Synopsis Reliability Guidelines for the Procurement and Use of Large Scale Integrated Circuits by : Theodore R. Myers

Download or read book Reliability Guidelines for the Procurement and Use of Large Scale Integrated Circuits written by Theodore R. Myers. This book was released on 1970. Available in PDF, EPUB and Kindle. Book excerpt: Large Scale Integration (LSI) promises many advantages to the designer of state-of-the-art electronic systems in size, weight, and cost reduction while enhancing performance and reliability. However, successful transition to this new technology presents new challenges. Traditional quality assurance and reliability assessment practices designed around large volume part procurements must be re-examined. Most likely a much closer interface will be established between the vendor and user. The reliability and quality assurance staff is in a unique position to develop and lead this combined effort. Technical Monograph 70-2 develops an approach for a coincident reliability program and considers the reliability impact of processing and design decisions. Expected and observed failure modes and mechanisms, including packaging problems, are discussed. Guidelines are included for a quality assurance program covering process control, screening, and LSI testing. Finally, a method is outlined for predicting LSI component failure rates. (Author).

Procedural Guidelines for the Reliability Assessment of Large-Scale Integrated Circuits

Download Procedural Guidelines for the Reliability Assessment of Large-Scale Integrated Circuits PDF Online Free

Author :
Release : 1969
Genre : Integrated circuits
Kind : eBook
Book Rating : /5 ( reviews)

GET EBOOK


Book Synopsis Procedural Guidelines for the Reliability Assessment of Large-Scale Integrated Circuits by : George Schnable

Download or read book Procedural Guidelines for the Reliability Assessment of Large-Scale Integrated Circuits written by George Schnable. This book was released on 1969. Available in PDF, EPUB and Kindle. Book excerpt: A study and investigation was performed to develop procedural guidelines for predicting and assessing the reliability of electronic equipment and systems using large-scale integrated (LSI) circuit arrays. The program included an analytical study of available published information, supplemented by experimental studies of multilevel metallized structures and LSI arrays. An extensive bibliography, containing over 450 references, was compiled. The analytical studies performed included a determination and detailed consideration of the factors that affect the reliability of LSI arrays, including important reliability-related factors in the fabrication processes. Consideration was given to reliability screening, electrical acceptance testing of finished LSI arrays, and system considerations. (Author).

You may also like...